## AH1401 ## Application Hints - Dual high speed CAN transceiver TJA1059 Rev. 1.0 — 09 January 2014 ## **Document information** | Info | Content | |------------|--------------------------------------------------------------| | Title | Application Hints - Dual high speed CAN transceiver TJA1059 | | Author(s) | Frank Schade | | Department | Systems & Applications, Automotive Innovation Center Hamburg | | Keywords | Controller Area Network, Dual HS-CAN, TJA1059 | **Systems & Applications, Automotive Innovation Center** ## **Summary** The intention of this application hints document is to provide the necessary information for hardware and software designers for creation of automotive applications using the dual high speed CAN transceiver TJA1059. ## **Revision history** | 1.0 2014-01-09 Initial version | Rev | Date | Description | |--------------------------------|-----|------------|-----------------| | | 1.0 | 2014-01-09 | Initial version | ## **Contact information** For additional information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a> For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a> ## **Systems & Applications, Automotive Innovation Center** ## **Contents** | 1. | Introduction | 4 | |---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | 2. | Basics of high speed CAN applications | 6 | | 3. | The TJA1059 - Dual high speed CAN transceiver with Standby Mode | 7 | | 3.1 | Main features | 7 | | 3.2 | Operating modes | 8 | | 3.2.1 | Normal Mode | 8 | | 3.2.2 | Standby Mode | 9 | | 3.2.3 | OFF Mode | 9 | | 3.3 | Remote Wake-up (via CAN bus) | 10 | | 3.4 | System fail-safe features | | | 3.4.1 | TXD dominant clamping detection in Normal Mode | | | 3.4.2 | Bus dominant clamping prevention at entering Normal Mode | 12 | | 3.4.3 | Bus dominant clamping detection in Standby Mode | 12 | | 3.4.4 | Undervoltage detection & recovery | | | 3.5 | Hardware application | 14 | | 3.5.1 | V <sub>CC</sub> pin | | | 3.5.1.1 | The state of the action of the state | | | 3.5.1.2 | | | | 3.5.2 | V <sub>IO</sub> pin | | | 3.5.3 | TXD pin | | | 3.5.4 | RXD pin | | | 3.6 | STB1 & STB2 pins | | | 3.7 | Bus Pins CANH / CANL | | | 4. | Appendix | 19 | | 4.1 | Pin FMEA | 19 | | 5. | Abbreviations | 23 | | 6. | References | 24 | | 7. | Legal information | | | 7.1 | Definitions | 25 | | 72 | Disclaimers | 25 | ## 1. Introduction The TJA1051, TJA1042, TJA1043, TJA1048, TJA1059 and TJA1049 and their variants TJA1042/3, TJA1051/3, TJA1051/E, TJA1049/3 are 3rd generation standalone high speed CAN transceivers from NXP Semiconductors and a step up from high speed CAN transceivers TJA1040, TJA1041A and TJA1050 (see Fig 1). All transceivers provide the physical link between the protocol controller and the physical transmission medium according to the ISO11898 ([2], [3]) and SAE J2284 [4]. This ensures full interoperability with other ISO11898 compliant transceiver products. DCG5810 © NXP B.V. 2014. All rights reserved. The TJA1049/3, TJA1042/3 and TJA1051/3 allow interfacing to 3V microcontrollers via pin $V_{\text{IO}}$ . The TJA1051/E offers a dedicated Off mode to completely disable the transceiver. The dual high speed CAN standalone transceiver TJA1048 offers two integrated TJA1042/3 blocks. The dual high speed CAN standalone transceiver TJA1059 offers two integrated TJA1049/3 blocks. Compared to their functional predecessors the 3<sup>rd</sup> generation high speed CAN transceivers from NXP Semiconductors offer - a significantly improved ESD robustness, - a further reduction in electromagnetic emission (EME) - beside an improved electromagnetic immunity (EMI), - a higher voltage robustness in order to full support 24V applications - and a predictable undervoltage behavior at all supply conditions. With the extended portfolio of high speed CAN transceivers NXP Semiconductors enables ECU designers to find the best application fitting standalone transceiver product in order to cover all main application specific requirements (Fig 2). | | | | | l | Modes | 3 | | | Fail-s | afe fe | atures | i | | Wak | e-up | | | |-------------------------|-------------|---------------------|--------|-------------|----------|-------|-----|--------------------|--------------------|------------------------|--------------------------|------------------------|-----------------|----------------|----------------|----------------|-----------| | HSCAN device | No. of pins | No. of CAN channels | Normal | Listen-only | Standby | Sleep | Off | TXD dominant timer | Bus dominant timer | Undervoltage detection | Short circuit protection | Temperature protection | Error detection | Remote via CAN | Local via WAKE | Host Interface | SPLIT pin | | TJA1051 | 8 | 1 | 1 | 4 | | | | 4 | | 4 | 4 | 1 | | | | 5V | | | TJA1051/3 | 8 | 1 | 1 | 1 | | | | 4 | | 4 | 4 | 1 | | | | 3-5V | | | TJA1051/E | 8 | 1 | √ | 4 | | | 1 | √ | | 4 | <b>V</b> | 4 | | | | 5V | | | TJA1042 | 8 | 1 | 1 | | 1 | | | √ | 1 | 1 | <b>√</b> | 4 | | 4 | | 5V | 4 | | TJA1042/3 | 8 | 1 | √ | | <b>√</b> | | | √ | 1 | 1 | <b>√</b> | 4 | | 1 | | 3-5V | | | TJA1049 <sup>1</sup> | 8 | 1 | √ | | <b>√</b> | | | √ | 1 | 1 | <b>√</b> | 4 | | 4 | | 5V | 4 | | TJA1049/3 <sup>1</sup> | 8 | 1 | √ | | <b>√</b> | | | √ | 1 | 1 | <b>√</b> | 4 | | 4 | | 3-5V | | | TJA1048 | 14 | 2 | √ | | <b>√</b> | | | √ | | 1 | <b>√</b> | 4 | | 4 | | 3-5V | | | TJA1059 <sup>1, 2</sup> | 14 | 2 | √ | | √ | | | √ | | √ | <b>√</b> | 1 | | 4 | | 3-5V | | | TJA1043 | 14 | 1 | 1 | √ | √ | √ | | √ | | √ | 1 | 1 | 4 | 4 | 4 | 3-5V | 1 | <sup>&</sup>lt;sup>1</sup> VeLIO certified Fig 2. Feature overview of 3<sup>rd</sup> generation high speed CAN standalone transceiver portfolio Introduction <sup>&</sup>lt;sup>2</sup> Comply with all global OEM requirements; allows a one-fits-all approach ## **Basics of high speed CAN applications** The protocol controller outputs a serial transmit data stream to the TXD input of the CAN transceiver. An internal pull-up function sets the TXD input to logic HIGH, which means that the bus output driver stays recessive in the case of a TXD open circuit condition. In the recessive state (Fig 3) the CANH and CANL pins are biased to a voltage level of V<sub>CC</sub> divided by 2. If a logic LOW level is applied to TXD, the output stage is activated, generating a dominant state on the bus line Fig 3. If no bus node transmits a dominant bit, the bus stays in recessive state. If one or multiple bus nodes transmit a dominant bit, then the bus lines enter the dominant state overriding the recessive state (wired-AND characteristic). The receiver converts the differential bus signal to a logic level signal, which is output at RXD. The serial receive data stream is provided to the bus protocol controller for decoding. The internal receiver comparator is always active. It monitors the bus while the bus node is transmitting a message. This is required to support the non-destructive bitby-bit arbitration scheme of CAN. Details about high speed CAN applications in general are explained in the NXP application hints document [5] - Rules and recommendations for in-vehicle CAN networks. ## 3. The TJA1059 - Dual high speed CAN transceiver with Standby Mode ## 3.1 Main features The TJA1059 is a dual high-speed CAN transceiver from NXP Semiconductors providing two independent CAN channels with a low power mode (called Standby mode) besides a Normal mode. The TJA1059 can be interfaced directly to microcontrollers with supply voltages from 3V to 5V [1]. The TJA1059 is the excellent choice for all types of HS-CAN networks containing more than one HS-CAN interface that require a low-power mode with wake-up capability via the CAN bus, especially for Body Control and Gateway units. Due to the compliance with all global OEM requirements the TJA1059 allows a one-fits-all approach. DCC95810 © NXP B.V. 2014. All rights reserved. ## 3.2 Operating modes The TJA1059 offers 2 different power modes, Normal mode and Standby mode which are directly selectable for each CAN channel. Taking into account the $V_{\rm IO}$ undervoltage condition a third power mode can be entered; the so-called OFF mode, selected generally for both CAN channels. Fig 5 shows how the different operation modes can be entered. Every mode provides a certain behavior and terminates the CAN channel to a certain value. The following sub-chapters give a short overview of those features. ## 3.2.1 Normal Mode In Normal mode the CAN communication is enabled. The digital bit stream input at TXD is transferred into corresponding analog bus signals. Simultaneously, the transceiver monitors the bus, converting the analog bus signals into the corresponding digital bit stream output at RXD. The bus lines are biased to $V_{\rm CC}/2$ in recessive state and the transmitter is enabled. The Normal mode is entered setting STB1 or STB2 to LOW. Switching into Normal mode is CAN channel independently. In Normal mode the transceiver provides the following functions: - The CAN transmitter is active. - The normal CAN receiver is active. - The low power CAN receiver is active. - CANH and CANL are biased to V<sub>CC</sub>/2. - · Pin RXD reflects the normal CAN Receiver. - V<sub>CC</sub> and V<sub>IO</sub> undervoltage detectors are active for undervoltage detection. ## 3.2.2 Standby Mode The Standby mode is used to reduce the power consumption of the TJA1059 significantly. In Standby mode the specific CAN channel is not capable of transmitting and receiving regular CAN messages, but it monitors the bus for CAN messages. After passing the wake-up filter the bus signal is transferred to RXD with an additional time delay $t_{fltr(wake)bus}$ . To reduce the current consumption as far as possible the bus is terminated to GND rather than biased to $V_{CC}/2$ as in Normal mode. The Standby mode is selected setting STB1 or STB2 to HIGH channel independently or by undervoltage detection on $V_{CC}$ for both channels at the same time. Due to an internal pull-up function on the pins STB1 and STB2 it is the default mode if the pins are unconnected. In Standby mode the transceiver provides the following functions: - . The CAN transmitter is off. - The normal CAN receiver is off. - The low power CAN receiver is active. - · CANH and CANL are biased to GND. - Pin RXD reflects the low power CAN receiver. - V<sub>IO</sub> undervoltage detector is active for undervoltage detection. - V<sub>CC</sub> undervoltage detector may be disabled. ## 3.2.3 OFF Mode The non-operation Off mode is introduced offering total passive behaviour the to bus system. The OFF mode is entered by undervoltage detection on $V_{IO}$ . Entering and leaving OFF Mode is done for both channels at the same time, thus not independently. In OFF mode the transceiver provides the following functions: - · The CAN transmitter is off. - The normal CAN receiver is off. - The low power CAN receiver is off. - CANH and CANL are floating (lowest leakage current on bus pins). - V<sub>IO</sub> undervoltage detector is active for undervoltage detection. - V<sub>CC</sub> undervoltage detector may be disabled. Table 1. Characteristics of the different modes | Ch1 Op.<br>mode | Ch2 Op.<br>mode | STB1<br>pin | STB2<br>pin | V <sub>CC</sub> underv. | V <sub>IO</sub><br>underv. | RXD1 pin | | Bus1<br>bias | RXD | 2 pin | Bus2<br>bias | |-----------------|-----------------|-------------|-------------|-------------------------|----------------------------|-------------------------|---------------------------|--------------------|-------------------------|---------------------------|--------------------| | | | | | | | Low | High | | Low | High | | | Normal | Normal | 0 | 0 | no | no | Bus<br>dom. | Bus<br>rec. | V <sub>CC</sub> /2 | Bus<br>dom. | Bus<br>rec. | V <sub>CC</sub> /2 | | Standby | Normal | 1 | 0 | no | no | Wake-<br>up<br>detected | No<br>wake-up<br>detected | GND | Bus<br>dom. | Bus<br>rec. | V <sub>CC</sub> /2 | | Normal | Standby | 0 | 1 | no | no | Bus<br>dom. | Bus<br>rec. | V <sub>CC</sub> /2 | Wake-<br>up<br>detected | No<br>wake-up<br>detected | GND | | Standby | Standby | 1 | 1 | no | no | Wake-<br>up<br>detected | No<br>wake-up<br>detected | GND | Wake-<br>up<br>detected | No<br>wake-up<br>detected | GND | | Standby | Standby | Х | Х | yes | no | Wake-<br>up<br>detected | No<br>wake-up<br>detected | GND | Wake-<br>up<br>detected | No<br>wake-up<br>detected | GND | | OFF | OFF | Х | Х | Х | yes | - | - | float | - | - | float | ## 3.3 Remote Wake-up (via CAN bus) In comparison to the TJA1049 the TJA1059 offers a slightly enhanced remote wake-up procedure. The TJA1049 in Standby mode transfers the bus signal to RXD with an additional time delay $t_{fltr(wake)bus}$ in oder to filter noise and spikes. A dedicated wake-up sequence (specified in ISO11898-5) must be received to wake-up the TJA1059 from Standby mode [1]. This filtering improves the robustness against spurious wake-up events due to a dominant clamped CAN bus or dominant phases caused by noise or spikes on the bus. The wake-up pattern consists of: - A dominant phase of at least t<sub>wake(busdom)</sub> followed by - A recessive phase of at least twake(busrec) followed by - A dominant phase of at least twake(busdom) The complete dominant-recessive-dominant pattern must be completed within $t_{to(wake)bus}$ to be recognized as a valid wake-up pattern (see Fig 6). Otherwise the internal wake-up logic gets reset and the complete wake-up pattern needs to be re-applied to the low power receiver of CAN1 or CAN2 before generating a proper remote wake-up. Pins RXD1 and RXD2 will remain high until the wake-up event has been triggered. After the wake-up sequence has been detected, the TJA1059 behaves equal to the TJA1049 and will remain in Standby mode with the bus signals reflected on RXD1/RXD2. Note that dominant or recessive phases less than $t_{fltr(wake)bus}$ will not be detected by the low power differential receiver and will not be reflected on RXD1/RXD2 in Standby mode. A wake-up event will not be registered if any of the following events occurs while a wakeup sequence is being received: - The TJA1059 switches to Normal mode - The complete wake-up pattern was not received within tto(wake)bus - A V<sub>IO</sub> undervoltage was detected (V<sub>IO</sub> < V<sub>uvd(VIO)</sub>) If any of these events occurs while a wake-up sequence is being received, the internal wake-up logic will be reset and the complete wake-up sequence will have to be retransmitted to trigger a wake-up event. ## 3.4 System fail-safe features ## 3.4.1 TXD dominant clamping detection in Normal Mode The TXD dominant clamping detection prevents an erroneous CAN-controller from clamping the bus to dominant level by a continuously dominant TXD signal. After a maximum allowable TXD dominant time $t_{to(dom)TXD}$ the transmitter is disabled (see Fig 7). According to the CAN protocol only a maximum of eleven successive dominant bits are allowed on TXD (worst case of five successive dominant bits followed immediately by an error frame). Along with the minimum allowable TXD dominant time, this limits the minimum bit rate to 40 kbit/s. ## 3.4.2 Bus dominant clamping prevention at entering Normal Mode The TJA1059 provides bus dominant clamping prevention at entering Normal mode. The TXD pin needs to be set HIGH before transmitting its first dominant bit to the bus in Normal mode. This prevents the transceiver clamping the entire bus when starting up with not well defined TXD. ## 3.4.3 Bus dominant clamping detection in Standby Mode The extended wake-up filter allows a system enter the Standby mode even with a permanently dominant clamped bus (see also chapter 3.3). Because the first wake-up sequence will not be passed. In this case the RXD pin keeps high. For same reasons the RXD keeps high if the dominant clamped bus occurs in Standby mode. If the wake-up filter is passed for certain reasons and the bus keeps clamped dominat the RXD becomes low and keeps this state as long as the failure is present. ## 3.4.4 Undervoltage detection & recovery The TJA1059 provides two supply pins, $V_{CC}$ and $V_{IO}$ . The $V_{CC}$ voltage is needed for the CAN physical interface. $V_{CC}$ provides the current needed for the CAN transmitter and receiver in Normal mode. Pin $V_{IO}$ should be connected to the microcontroller supply voltage. This will adjust the signal levels of pins TXD1, TXD2, RXD1, RXD2, STB1 and STB2 to the I/O levels of the microcontroller. Pin $V_{IO}$ also provides the internal supply voltage for the low power differential receiver of each integrated transceiver. For applications running in low power, this allows the bus lines to be monitored for activity even if there is no supply voltage on pin $V_{CC}$ . Both voltages are independent from each other. An undervoltage detection circuitry at $V_{CC}$ and $V_{IO}$ indicates either a $V_{CC}$ or $V_{IO}$ undervoltage condition that is used for mode control. A $V_{CC}$ undervoltage condition forces both CAN channels of the TJA1059 to enter Standby mode. The logic state of pins STB1 and STB2 will be ignored until $V_{CC}$ has recovered. This allows saving current in case of switching off the supply voltage or faulty behaviour of host electronic control unit. As long as $V_{IO}$ keeps present the TJA1059 offers the full wake-up capability. A $V_{IO}$ undervoltage condition forces both CAN channels of the TJA1059 to switch off (OFF mode) and to disengage from the bus (zero loads) until $V_{IO}$ has recovered. In OFF mode both CAN transceivers behave passive to the bus. Table 2 gives an overview of the undervoltage behaviour. As long as no undervoltage is detected the TJA1059 keeps fully operational. Table 2. Device behaviour in different power conditions | Undervolta | ge condition | Operating mode | CAN1 / CAN2 biasing | Bus wake-up | | |-----------------|--------------|-------------------|---------------------------|-------------|--| | V <sub>cc</sub> | $V_{IO}$ | | | capability | | | no | no | Normal or Standby | V <sub>CC</sub> /2 or GND | yes | | | yes | no | Standby | GND | yes | | | no | yes | OFF | float | no | | | yes | yes | OFF | float | no | | ## 3.5 Hardware application Fig 8 shows how to integrate the TJA1059 within a typical application. The application example assumes a 3V supplied host microcontroller. There is a dedicated 5V regulator supplying the TJA1059 transceiver on its $V_{CC}$ supply pin (necessary for proper CAN transmit capability). - \* Size of capacitor depends on regulator. - \*\* For bus line end nodes $R_T = 600$ hm in order to support the "Split termination concept". For stub nodes an optional "weak" termination of e.g. $R_T = 1.3k\Omega ...4.7k\Omega$ can be foreseen, if required by the OEM. General remark: A dedicated application may depend on specific OEM requirements. Fig 8. Application diagram TJA1059 Note: For detailed hardware application guidance please refer to next chapters explaining how the pins of the TJA1059 are properly connected in an application environment. DC95810 © NXP B.V. 2014. All rights reserved. ## 3.5.1 V<sub>CC</sub> pin The $V_{CC}$ supply provides the current needed for the transmitter and receiver of the high speed CAN transceiver. The $V_{CC}$ supply must be able to deliver current of 90 mA in average for the transceiver (see chapter 3.5.1.1). Typically a capacitor between 47nF and 100nF is recommended being connected between $V_{CC}$ and GND close to the transceiver. This capacitor buffers the supply voltage during the transition from recessive to dominant, when there is a sharp rise in current demand. Using a linear voltage regulator, it is recommended to stabilize the output voltage with an additional bypass capacitor (see chapter 3.5.1.2) that is usually placed at the output of the voltage regulator. Its purpose is to buffer disturbances on the battery line and to buffer extra supply current demand in the case of bus failures. The calculation of the bypass capacitor value is shown in chapter 3.5.1.2, while in chapter 3.5.1.1 the average $V_{CC}$ supply current is calculated for thermal load considerations of the $V_{CC}$ voltage regulator. This can be done in absence and in presence of bus short-circuit conditions. ## 3.5.1.1 Thermal load consideration for the V<sub>CC</sub> voltage regulator The averages $V_{CC}$ supply current can be calculated in absence and in presence of bus short-circuit conditions (see Table 3). Assuming a transmit duty cycle of 50% on pin TXD the maximum average supply current in absence of bus failures calculates to: $$I_{CC\_norm\_avg} = 0.5 \cdot (I_{CC\_REC\_MAX} + I_{CC\_DOM\_MAX})$$ Table 3. Maximum V<sub>CC</sub> supply current in recessive and dominant state | Device | I <sub>CC_REC_MAX</sub> [mA] | I <sub>CC_DOM_MAX</sub> [mA] | |---------|------------------------------|------------------------------| | TJA1059 | 20 (both channel recessive) | 140 (both channel dominant) | This results in an average supply current of $I_{CC\_norm\_avg} = 80 \text{mA}$ . In presence of bus failures the $V_{CC}$ supply current for the transceiver can increase significantly (see Table 4). The maximum dominant $V_{CC}$ supply current $I_{CC\_DOM\_SC\_MAX}$ flows in the case of an applied short circuit between CANH to GND. Along with the CANH short circuit output current $I_{O(dom)MAX} = 100mA$ the maximum dominant $V_{CC}$ supply current $I_{CC\_DOM\_SC\_MAX}$ calculates to about 220mA. $$I_{CC\_DOM\_SC\_MAX} = (I_{CC\_REC\_MAX} + I_{O(dom)MAX})$$ This results in an average supply current of 110mA in worst case of a short circuit from CANH to GND. The $V_{\text{CC}}$ voltage regulator must be able to handle this average supply current. Table 4. Average V<sub>CC</sub> supply current | Device | I <sub>CC_norm_avg</sub> [mA] | I <sub>CC_AVG_SC_MAX</sub> [mA] | |---------|---------------------------------|---------------------------------| | TJA1059 | 80 (both channels transmitting) | 220 (both channels shorted) | DOC95810 © NXP B.V. 2014. All rights reserved. ## 3.5.1.2 Dimensioning the bypass capacitor of the voltage regulator Depending on the power supply concept, the required worst-case bypass capacitor and the extra current demand in the case of bus failures can be calculated. $$C_{BUFF} = \frac{\Delta I_{CC\_\max\_sc} \cdot t_{dom\_\max}}{\Delta V_{\max}}$$ Dimensioning the capacitor gets very important with a shared voltage supply between transceiver and microcontroller. Here, extra current demand with bus failures may not lead to an unstable supply for the microcontroller. This input is used to determine the bypass capacitor needed to keep the voltage supply stable under the assumption that all the extra current demand has to be delivered from the bypass capacitor. The quiescent current delivered from the voltage regulator to the transceiver is determined by the recessive $V_{CC}$ supply current $I_{CC}$ REC. In absence of bus failures the maximum extra supply current is calculated by: $$\Delta I_{CC \text{ max}} = (I_{CC \text{ DOM MAX}} - I_{CC \text{ REC MIN}})$$ In presence of bus failures the maximum extra supply current may be significantly higher. Considering the worst case of a short circuit from CANH to GND the maximum extra supply current is calculated by: $$\Delta I_{CC \text{ max sc}} = (I_{CC \text{ DOM SC MAX}} - I_{CC \text{ REC MIN}})$$ ## **Example:** With $I_{CC\_dom\_sc\_max}$ = 220 mA (estimated) and $I_{CC\_rec\_min}$ = 4 mA the maximum extra supply current calculates to $$\Delta I_{CC \text{ max sc}} = 216 \text{ mA}$$ In the case of a short circuit from CANH to GND, the bus is clamped to the recessive state, and according to the CAN protocol the uC transmits 17 subsequent dominant bits on TXD. That would mean the above calculated maximum extra supply current has to be delivered for at least 17 bit times. The reason for the 17 bit times is that at the moment the CAN controller starts a transmission, the dominant Start Of Frame bit is not fed back to RXD and forces an error frame due to the bit failure condition. The first bit of the error frame again is not reflected at RXD and forces the next error frame (TX Error Counter +8). Latest after 17 bit times, depending on the TX Error Counter Level before starting this transmission, the CAN controller reaches the Error Passive limit (128) and stops sending dominant bits. Now a sequence of 25 recessive bits follows (8 Bit Error Delimiter + 3 Bit Intermission + 8 Bit Suspend Transmission) and the $V_{\rm CC}$ supply current becomes reduced to the recessive one. Assuming that the complete extra supply current during the 17 bit times has to be buffered by the bypass capacitor, the worst-case bypass capacitor calculates to: $$C_{\mathit{BUFF}} = \frac{\Delta I_{\mathit{CC\_max\_sc}} \cdot t_{\mathit{dom\_max}}}{\Delta V_{\mathit{max}}}$$ DOC95810 © NXP B.V. 2014. All rights reserved. Whereas $\Delta V_{max}$ is the maximum allowed voltage drop at pin $V_{CC}$ and $t_{dom\_max}$ is the dominant time of 17 bit times at 500kbit/s. Table 5. Average V<sub>CC</sub> supply current (assuming 500kbit/s) | Device | ΔI <sub>CC_max_sc</sub> | t <sub>dom_max</sub> | $\Delta V_{max}$ | C <sub>BuFF</sub> | |---------|-------------------------|----------------------|------------------|-------------------| | TJA1048 | 216mA | 34µs | 0,25V | ≈ 30µF | Of course, depending on the regulation capabilities of the used voltage regulator the bypass capacitor may be much smaller. ## 3.5.2 V<sub>IO</sub> pin Pin $V_{IO}$ is connected to the microcontroller supply voltage to provide the proper voltage reference for the input threshold of digital input pins and for the HIGH voltage of digital outputs. It defines the ratiometric digital input threshold from as 2.85V to 5.25V.for interface pins like TXD1, TXD2, STB1 and STB2 and the HIGH-level output voltage for RXD1 and RXD2. Also for the TJA1059 the low-power differential receiver is supplied out of pin $V_{IO}$ . This allows the bus lines to be monitored for activity even if there is no supply voltage on pin $V_{CC}$ . This allows applications with even less quiescent current because the 5V regulator can be switched off entirely keeping bus wake-ups still possible. If there is detected an undervoltage condition the transceiver will switch into OFF mode and both CAN channels will be invisible onto the bus. ## 3.5.3 TXD pin The transceiver receives the digital bit stream to be transmitted onto the bus via the pin TXD. When applied signals at TXD show very fast slopes, it may cause a degradation of the EMC performance. Depending on the OEM an optinal series resistor of up to $1k\Omega$ within the TXD line between transceiver and microcontroller might be useful. Along with pin capacitance this would help to smooth the edges for some degree. For high bus speeds (close to 1 Mbit/s) the additional delay within TXD has to be taken into account. Please consult the dedicated OEM specification regarding TXD connection to the host microcontroller. ## 3.5.4 RXD pin The analog bit stream received from the bus is output at pin RXD for further processing within the CAN-controller. As with pin TXD a series resistor of up to 1 k $\Omega$ can be used to smooth the edges at bit transitions. Again the additional delay within RXD has to be taken into account, if high bus speeds close to 1 Mbit/s are used. Please consult the dedicated OEM specification regarding TXD connection to the host microcontroller. ## 3.6 STB1 & STB2 pins These input pins are mode pins and used for mode control. They are typically directly connected to an output port pin of a microcontroller. DOC95810 © NXP B.V. 2014. All rights reserved. ## 3.7 Bus Pins CANH / CANL The transceiver is connected to the bus via pin CANH/L. Nodes connected to the bus end must show a differential termination, which is approximately equal to the characteristic impedance of the bus line in order to suppress signal reflection. Instead of a one-resistor termination it is highly recommended using the so-called Split Termination (for details refer to [5]). EMC measurements have shown that the Split Termination is able to improve significantly the signal symmetry between CANH and CANL, thus reducing emission. Basically each of the two termination resistors is split into two resistors of equal value, i.e. two resistors of $60\Omega$ (or $62\Omega$ ) instead of one resistor of $120\Omega$ . The special characteristic of this approach is that the common mode signal, available at the centre tap of the termination, is terminated to ground via a capacitor. The recommended value for this capacitor is in the range of 4,7nF to 47nF. As the symmetry of the two signal lines is crucial for the emission performance of the system, the matching tolerance of the two termination resistors should be as low as possible (desired: <1%). Additionally it is recommended to load the CANH and CANL pin each with a capacitor of about 100pF close to the connector of the ECU. The main reason is to increase the robustness to automotive transients and ESD. The matching tolerance of the two capacitors should be as low as possible. OEMs might have dedicated circuits prescribed in their specifications. Please refer to the corresponding OEM specifications for individual details. Details about high speed CAN applications in general are explained in the NXP application hints document [5] — Rules and recommendations for in-vehicle CAN networks. The TJA1059 - Dual high speed CAN transceiver with Standby Mode ## **Systems & Applications, Automotive Innovation Center** ## 4. Appendix ## 4.1 Pin FMEA This chapter provides an FMEA (Failure Mode and Effect Analysis) for typical failure situations, when dedicated pins of the $3^{rd}$ generation HS-CAN transceivers are short-circuited to supply voltages like $V_{BAT}$ , $V_{CC}$ , GND or to neighbored pins or simply left open. The individual failures are classified, due to their corresponding effects on the transceiver and bus communication in Table 6. Table 6. Classification of failure effects | Class | Effects | |-------|----------------------------------------------------------------------------------------------------------------------------------| | А | - Damage to transceiver - Bus may be affected | | В | <ul><li>No damage to transceiver</li><li>No bus communication possible</li></ul> | | С | <ul><li>No damage to transceiver</li><li>Bus communication possible</li><li>Corrupted node excluded from communication</li></ul> | | D | <ul><li>No damage to transceiver</li><li>Bus communication possible</li><li>Reduced functionality of transceiver</li></ul> | Table 7. TJA1059 FMEA matrix for pin short-circuits to $V_{\text{BAT}}$ and $V_{\text{CC}}$ | Pin | Sh | nort to V <sub>BAT</sub> (12V 40 V) | | Short to V <sub>CC</sub> (5V) | |----------------------|-------|----------------------------------------------------|-------|----------------------------------------------------------------------------| | | Class | Remark | Class | Remark | | (1) TXD1 | Α | Limiting value exceeded | С | TXD1 clamped recessive | | (2) GNDA | С | Node is left unpowered | С | V <sub>CC</sub> undervoltage detected;<br>Both TRX enter Standby Mode | | (3) V <sub>CC</sub> | Α | Limiting value exceeded | - | - | | (4) RXD1 | Α | Limiting value exceeded | С | RXD1 clamped recessive;<br>Channel 1 bus communication<br>may be disturbed | | (5) GNDB | С | Node is left unpowered | С | V <sub>CC</sub> undervoltage detected;<br>Both TRX enter Standby Mode | | (6) TXD2 | Α | Limiting value exceeded | С | TXD2 clamped recessive | | (7) RXD2 | Α | Limiting value exceeded | С | RXD2 clamped recessive;<br>Channel 2 bus communication<br>may be disturbed | | (8) STB2 | Α | Limiting value exceeded | D | Channel 2 Normal Mode not selectable | | (9) CANL2 | В | No bus communication | В | Channel 2 no bus communication | | (10) CANH2 | D | Degration of EMC;<br>Bit timing violation possible | D | Channel 2 degration of EMC;<br>Bit timing violation possible | | (11) V <sub>IO</sub> | Α | Limiting value exceeded | С | uC may be damaged, if $V_{\text{CC}} > V_{\text{IO}}$ | | (12) CANL1 | В | No bus communication | В | Channel 1 no bus communication | | (13) CANH1 | D | Degration of EMC;<br>Bit timing violation possible | D | Channel 1 degration of EMC;<br>Bit timing violation possible | | (14) STB1 | Α | Limiting value exceeded | D | Channel 1 Normal Mode not selectable | Table 8. TJA1059 FMEA matrix for pin short-circuits to GND and open | Pin | | Short to GND | | Open | |----------------------|-------|----------------------------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------| | | Class | Remark | Class | Remark | | (1) TXD1 | С | TXD1 dominant clamping;<br>Transmitter is disabled | С | TXD1 clamped recessive | | (2) GNDA | - | - | С | Undervoltage detected;<br>Both TRXs enter Off Mode and<br>behave passive to the bus | | (3) V <sub>CC</sub> | С | $V_{\text{CC}}$ undervoltage detected; Both TRX enter Standby Mode | С | $V_{\text{CC}}$ undervoltage detected; Both TRX enter Standby Mode | | (4) RXD1 | С | RXD1 clamped dominant | С | Node may produce error frames on channel 1 until bus-off is entered | | (5) GNDB | - | - | С | Undervoltage detected;<br>Both TRX enter Off Mode and<br>behave passive to the bus | | (6) TXD2 | С | TXD2 dominant clamping;<br>Transmitter is disabled | С | TXD2 clamped recessive | | (7) RXD2 | С | RXD2 clamped dominant | С | Node may produce error frames on channel 2 until bus-off is entered | | (8) STB2 | С | Channel 2 Standby Mode not selectable | С | Channel 2 Normal Mode not selectable | | (9) CANL2 | D | Channel 2 degration of EMC;<br>Bit timing violation possible | С | Channel 2 transmission not possible | | (10) CANH | 2 B | Channel 2 no bus communication | С | Channel 2 transmission not possible | | (11) V <sub>IO</sub> | С | V <sub>IO</sub> undervoltage detected;<br>Both TRX enter Off Mode and<br>behave passive to the bus | С | V <sub>IO</sub> undervoltage detected;<br>Both TRX enter Off Mode and<br>behave passive to the bus | | (12) CANL | 1 D | Channel 1 degration of EMC;<br>Bit timing violation possible | С | Channel 1 transmission not possible | | (13) CANH | 11 B | Channel 1 no bus communication | С | Channel 1 transmission not possible | | (14) STB1 | С | Channel 1 Standby Mode not selectable | С | Channel 1 Normal Mode not selectable | Table 9. TJA1059 FMEA matrix for pin short-circuits to neighbored pins | Pin | | Short to neighbored pin | |-------------------------|-------|--------------------------------------------------------------------------------------------------------| | | Class | Remark | | TXD1 - GNDA | С | Transmitter 1 disabled after TXD dominant timeout | | GNDA - V <sub>CC</sub> | С | V <sub>CC</sub> undervoltage detected; Both TRX enter Standby Mode | | V <sub>CC</sub> - RXD1 | С | RXD 1 clamped recessive | | RXD1 - GNDB | С | RXD 1 clamped dominant | | GNDB - TXD2 | С | Transmitter 2 disabled after TXD dominant timeout | | TXD2 - RXD2 | В | Temporary channel 2 bus blocking possible; Bus 2 is released after TXD dominant timeout | | STBN2 - CANL2 | D | TRX 2 enters Standby Mode if the bus is recessive and enters Normal mode if the bus is driven dominant | | CANL2 - CANH2 | В | No bus communication on channel 2 | | CANH2 - V <sub>IO</sub> | D | Degration of EMC;<br>Bit timing violation possible | | V <sub>IO</sub> - CANL1 | В | No bus communication on channel 1 | | CANL1 - CANH1 | В | No bus communication on channel 1 | | CANH1 - STB1 | D | TRX 1 is not able to enter Normal Mode if the bus is recessive or driven dominant | ## Systems & Applications, Automotive Innovation Center ## 5. Abbreviations Table 10. Abbreviations | Table 10. Abbreviations | | | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--| | Acronym | Description | | | CAN | Controller Area Network | | | Clamp-15 | ECU architecture, Battery supply line after the ignition key, module is temporarily supplied by the battery only (when ignition key is on) | | | Clamp-30 | ECU architecture, direct battery supply line before the ignition key, module is permanently supplied by the battery | | | DLC | Data Link Control | | | ECU | Electronic Control Unit | | | EMC | Electromagnetic Compatibility | | | EME | Electromagnetic Emission | | | EMI | Electromagnetic Immunity | | | ESD | Electrostatic Discharge | | | FMEA | Failure Mode and Effects Analysis | | | LIN | Local Interconnect Network | | | OEM | Original Equipment Manufacturer | | | РСВ | Printed Circuit Board | | | | | | ## **Systems & Applications, Automotive Innovation Center** ## 6. References - [1] Product data sheet TJA1059, Dual high-speed CAN transceiver with Standby Mode NXP Semiconductors, Rev. 0.7, 2013 Jan 3 - [2] Road Vehicles Controller Area Network (CAN) Part 2: High-speed medium access unit, ISO 11898-2, International Standardization Organisation, 2003 - [3] Road Vehicles Controller Area Network (CAN) Part 5: High-speed medium access unit with low power mode, ISO 11898-5, International Standardization Organisation, 2007 - [4] High Speed CAN (HSC) for Vehicle Applications at 500kbps SAE J2284, 2009 - [5] Application Hints, Rules and recommendations for in-vehicle CAN networks, TR1135 NXP Semiconductors, Rev. 00.01, 24 September 2012 ## Systems & Applications, Automotive Innovation Center ## 7. Legal information ## 7.1 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. ## 7.2 Disclaimers **General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is for the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. **Systems & Applications, Automotive Innovation Center** Please be aware that important notices concerning this document and the product(s) described herein, have been included in the section 'Legal information'. © NXP B.V. 2014. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, email to: salesaddresses@nxp.com Date of release: 09 January 2014 Document identifier: DOC95810